

## University of California College of Engineering Department of Electrical Engineering and Computer Sciences

J. Rabaey

WeFr 2-3:30pm

We, April 7, 6:30-8:00pm

## EECS 141: SPRING 10—MIDTERM 2

| NAME | Last                   | First                  |  |
|------|------------------------|------------------------|--|
|      |                        |                        |  |
| SID  |                        |                        |  |
|      |                        |                        |  |
|      |                        |                        |  |
|      |                        | <b>Problem 1 (10):</b> |  |
|      | <b>Problem 2 (12):</b> |                        |  |
|      | <b>Problem 3 (12):</b> |                        |  |
|      |                        |                        |  |
|      |                        | Total (34)             |  |

# MAKE SURE TO SHOW REASONINGS and DERIVATIONS. A NUMERIC ANSWER ONLY DOES NOT SUFFICE!

EECS 141: SPRING 10—MIDTERM 2

## [PROBLEM 1] COMPLEX LOGIC (10 pts)

(a) (1 pts) What is the logic function of the circuit shown below?



F=

| (b) | <b>(4</b> (i) | <b>pts)</b> Answer the following questions regarding the circuit shown in Fig. 1. Is this a static logic gate? Why or why not?    |
|-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------|
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |
|     | (ii)          | Are the PUNs and PDNs complementary networks (that is, can I use the Euler Graph technique to drive one from the other)? Explain. |
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |
|     | (iii)         | ) Identify the main advantage of the proposed circuit topology. Back up your answer.                                              |
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |
|     |               |                                                                                                                                   |

| (c) (2 pts) Size the transistors so that the inverter (PMOS to NMOS ratio of 2/1). | worst-case driving st<br>What are logical effort | rength for all inputs is the ts of the A and C inputs? | same as a unit |
|------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------|----------------|
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  |                                                        |                |
|                                                                                    |                                                  | LE <sub>A</sub> =<br>LE <sub>C</sub> =                 |                |
|                                                                                    |                                                  | LLC-                                                   |                |

| (d) | (3 pts) Is it possible to implement this function using single n- and p- diffusion strips? In either case, draw the layout stick diagram that would lead to a small area standard cell layout. |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |
|     |                                                                                                                                                                                                |

EECS 141: SPRING 10—MIDTERM 2

### [PROBLEM 2] PASS TRANSISTOR LOGIC (12 pts)

Consider the pass-transistor logic network of Fig. 2. The following (transistor) parameters are given:  $V_{TN}=|V_{TP}|=V_T=0.3V$  and  $V_{DD}=1.2V$ . You may ignore body effect.  $\textbf{C}_{\textbf{L}}=\textbf{20fF}$ . L of all transistors equals 0.1um. The equivalent model of the NMOS and PMOS transistors is given in the Figure as well. The model parameters can assumed to be constant and are NOT a function of biasing conditions. The nominal values for the parameters are given as: Reqn=12k $\Omega$ / $\square$  and Reqp=24k $\Omega$ / $\square$  (where the  $\square$  denotes the W/L ratio); and  $C_G=2fF$ /um,  $C_D=1fF$ /um (expressed as a function of the transistor width).

Consider the unit size inverter (S=1) to have the following dimensions: Wn=0.2um and Wp=0.4um.



Fig.2 Pass Transistor Logic (PTL)

(a) (1 pts) What is function OUT of the circuit of Fig.2 as a function of the A, B, and C inputs?

OUT =

EECS 141: SPRING 10—MIDTERM 2

| (b) <b>(4 pts)</b> Assume that the critical path of the circuit of Fig.2 is from input A to OUT. For the sake of simplic we decided to make all the pass-transistors (M1-M6) equal (size: Wptl). We now want to size the transistors so that the delay from A to OUT for a step input from 0 to V <sub>DD</sub> is minimized. Draw a CLEAR diagram of the critical path of the circuit with the related capacitors annotated, a provide an expression for the value of each capacitor and resistor in your diagram. | ese |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| (c) (2 pts) Derive an expression for the delay as a function of <b>WptI</b> by using Elmore delay method.                                                                                                                                                                                                                                                                                                                                                                                                           |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |

| (d) (2 pts) Determine the value of WptI that minimizes the | e delay, and find that minimum delay. |
|------------------------------------------------------------|---------------------------------------|
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            |                                       |
|                                                            | Mod _                                 |
|                                                            | WptI =<br>Tp(Elmore) =                |
|                                                            |                                       |
|                                                            |                                       |

| pass-tra | nsistors is to use | the Logical Effo | ort approach. Ex | cplain QUALITA | erive the optimu<br>TIVELY how you<br>(d)? Explain why | would apply this |
|----------|--------------------|------------------|------------------|----------------|--------------------------------------------------------|------------------|
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |
|          |                    |                  |                  |                |                                                        |                  |

### [PROBLEM 3] Dynamic Logic (12 pts)

In this problem, you may assume that equivalent resistances of a NMOS and PMOS are Reqn=12k $\Omega$ / $\square$  and Reqp=24k $\Omega$ / $\square$ .  $C_D$  =  $C_G$ =2fF/um (Notice: **This is different from problem 2**). The unit inverter size is Wn=1um and Wp=2um (S=1). The L for all transistors is 0.1um .V<sub>TN</sub>=|V<sub>TP</sub>|=V<sub>T</sub>=0.3V and V<sub>DD</sub>=1.2V. Ignore body effect and charge sharing.

(a) (4 pts) A 2-input domino AND gate is shown below. Find the logical efforts for the first stage and second stage (LE<sub>1</sub> and LE<sub>2</sub>) for both the evaluation phase (EV) and precharge phase (PR)? Please write down the equations of your calculation for each LE.



Fig.3a Domino Logic

**Evaluation Phase:** 

 $LE_{1,EV} =$ 

 $LE_{2.EV} =$ 

**Precharge Phase** 

 $LE_{1,PR} =$ 

 $LE_{2,PR} =$ 

(b) (3 pts) A 4-input AND gate can be implemented by using three 2-input domino AND gates as shown in Fig.3a. We properly size each stage in the 4-input AND gate to minimize the delay of the evaluation phase. What is the minimum delay  $(T_{p,EV})$  in the worst-case during the evaluation phase?



Fig.3b 4-input AND gate with domino logic in Fig.3a.

 $T_{p,EV} =$ 

| (c) (3 pts) With the same sizing, what is the high-to-low delay | $(T_{p,PR})$ during the precharge phase? |
|-----------------------------------------------------------------|------------------------------------------|
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 |                                          |
|                                                                 | T <sub>p,PR</sub> =                      |
|                                                                 |                                          |

(d) **(2 pts)** One engineer developed new domino logic as shown in Fig.3c. We use this new domino gate for implementing the 4-input AND gate of Fig.3b. Describe qualitatively how this change impacts the evaluation and precharge times of the gate in comparison with the results of parts (b-c).



Fig.3c New domino logic for 4-input AND gate in Fig.3b

13